EE 434
 Name\_\_\_\_\_

 Final Exam
 Fall 2006

Instructions. Students may bring 3 pages of notes to this exam. There are 9 questions and 8 problems. The points allocated for each question are as indicated. The problems are all worth 10 points. Please solve problems in the space provided on this exam and attach extra sheets only if you run out of space in solving a specific problem.

If references semiconductor processes are needed beyond what is given in a specific problem or question, assume a CMOS process is available with the following key process parameters;  $\mu_n C_{OX}=100\mu A/v^2$ ,  $\mu_p C_{OX}=\mu_n C_{OX}/3$ ,  $V_{TNO}=0.5V$ ,  $V_{TPO}=-0.5V$ ,  $C_{OX}=2fF/\mu^2$ ,  $\lambda = 0$ , and  $\gamma = 0$ . If reference to a bipolar process is made, assume this process has key process parameters  $J_S=10^{-15}A/\mu^2$ ,  $\beta=100$  and  $V_{AF}=\infty$ . If any other process parameters are needed, use the process parameters associated with the process described on the last page of this exam. Specify clearly what process parameters you are using in any solution requiring process parameters.

1. (2 pts) What is the purpose of the buried collector in a bipolar process?

2. (2 pts) Why has the field oxide growth that was common for isolation in larger feature size processes been replaced with trench isolation in processes with finer feature sizes?

3. (2 pts) Dynamic logic offers potential for a decrease in power dissipation, an increase in speed, and a reduction in area when implementing Boolean functions. There are, however, several challenges. Beyond the need for clocks and the fact the output is valid only during the evaluate state, give two of the major challenges that contribute to the limited use of dynamic logic gates.

4. (2 pts) What is the major difference between an epitaxial silicon layer and a polysilicon layer?

5. (2 pts) Although not formally developed in the lectures, how many small-signal parameters are there in the small-signal model for an arbitrary 5-terminal device?

6. (2 pts) What is the major reason the pull-up resistance for a minimum-sized pchannel transistor is larger than the corresponding pull-down resistance for a minimumsized n-channel transistor?

7. (4 pts) The pull-down network for a complex logic gate is shown Size the devices so that the worst-case pull-down resistance will be that same as that of a reference inverter driving the same load.



8. (2 pts) In addition to W and L, what other device geometry parameters can be entered to characterize a MOSFET ?

9. (2pts) What region of operation of a BJT is analogous to the triode region of operation of the MOSFET?

Problem 1 A logic circuit designed in conventional static CMOS is shown. Assume all gates are sized for equal worst-case rise and fall times, that the input capacitance of an equal rise/equal fall reference inverter is 2fF, and that it has a propagation delay ( $T_{HL} + T_{LH}$ ) of 20psec. The overdrive factor, if different than 1, is indicated by the number on the gate symbol.

- a) Determine the propagation delay  $(T_{HL} + T_{LH})$  from the B input to the X output
- b) Repeat part a) if the circuit is comprised entirely of minimum sized devices.



Problem 2 A polysilicon interconnect that is 1mm long and 1um wide is driving 3 uniformly spaced capacitive loads as shown in the figure. Using the Elmore delay model, calculate the propagation delay of a signal from point A to point B in this interconnect bus.



Problem 3 A static CMOS inverter is shown. Assume this is fabricated in a process with  $V_{TN}=1V$ ,  $V_{TP}=-2.5V$ , and that the supply voltage is  $V_{DD}=4V$ . Assume further that  $M_1$  and  $M_2$  are minimum-sized with  $\mu_n/\mu_p=3$ .



- a) Is this a viable digital inverter? Why or why not.
- b) If it is a viable digital inverter, determine the trip point
- c) If it is a viable digital inverter, size  $M_1$  and  $M_2$  for equal rise and fall times.

Problem 4 Assume a signal propagates from A to B with a capacitive load of  $C_L$ =750fF. If the first inverter is sized for minimum-sized equal rise/fall time and the second is an equal rise/fall inverter with an overdrive factor k, determine k so that the propagation delay from A to B is minimized.



Problem 5 Assume  $C_{REF}$  for a minimum-sized equal rise-fall inverter is 2fF and that a total load capacitance of  $C_L$  of 54fF is to be driven. In the first scenario, the load is driven directly by a minimum-sized equal rise/fall inverter. Alternatively, it is driven by the much faster two-stage pad driver with OD factors of 3 and 9 respectively. Quantitatively compare the total dynamic power dissipation required to drive  $C_L$  by these two different methods. Assume the signal at node A is a clock signal at 200MHz and that  $V_{DD}=3.5V$ .



Problem 6 Assume  $V_{DD}=3.5V$ ,  $V_{SS}=-1V$ , and  $V_{IN}$  is a small-signal excitation.

- a) Size  $M_1$  so that the quiescent drain voltage is 1V
- b) With the sizing used in part a), determine the small signal voltage gain if the capacitor  $C_C$  is large



## Problem 7 Assume the Nonlinear Device is characterized by the model equations

$$I_1 = 2V_1\sqrt{V_2}$$
  
 $I_2 = 8e^{10V_1} + 2V_2$ 



- a) Obtain expressions for and draw a small-signal equivalent circuit of this nonlinear device at the Q-point defined by  $V_{1Q}=0.2V$ ,  $V_{2Q}=4V$ .
- b) Assume  $V_{IN}$  is a small-signal source. Obtain the quiescent output voltage and the small-signal voltage gain of the following circuit if  $V_{XX}=0.2V$ ,  $V_{DD}=10V$ , and  $R_X=2 \Omega$ .



Problem 8 The layout of 3 components in a n-well process is shown below. Sketch a cross-section of the wafer along the BB' cross section line indicating all of the relevant features.



## TRANSISTOR PARAMETERS W/L N-CHANNEL P-CHANNEL UNITS

| MINIMUM<br>Vth                                                                       | 3.0/0.6                                          | 0.78                          | -0.93                           | volts                         |                             |                                   |
|--------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------|---------------------------------|-------------------------------|-----------------------------|-----------------------------------|
| SHORT<br>Idss<br>Vth<br>Vpt                                                          | 20.0/0.6                                         | 439<br>0.69<br>10.0           | -238<br>-0.90<br>-10.0          | uA/um<br>volts<br>volts       |                             |                                   |
| WIDE<br>Ids0                                                                         | 20.0/0.6                                         | < 2.5 < 2.5                   |                                 | pA/um                         |                             |                                   |
| LARGE<br>Vth<br>Vjbkd<br>Ijlk<br>Gamma                                               | 50/50                                            | 0.70<br>11.4<br><50.0<br>0.50 | -0.95<br>-11.7<br><50.0<br>0.58 | volts<br>volts<br>pA<br>V^0.5 |                             |                                   |
| K' (Uo*Cox/2)<br>Low-field Mobility                                                  |                                                  | 56.9<br>474.57                | -18.4<br>153.46                 | uA/V^2<br>cm^2/V*s            |                             |                                   |
| COMMENTS: XL_AMI_C5F                                                                 |                                                  |                               |                                 |                               |                             |                                   |
| FOX TRANSISTORS<br>Vth                                                               | GATE<br>Poly                                     | N+ACTIVE<br>>15.0             | P+ACTIVE<br><-15.0              | UNITS<br>volts                |                             |                                   |
| PROCESS PARAMETERS<br>Sheet Resistance<br>Contact Resistance<br>Gate Oxide Thickness | N+ACTV P+ACTV<br>82.7 103.2<br>56.2 118.4<br>144 | POLY PL<br>21.7 9<br>14.6     | Y2_HR POL<br>84 39.<br>24.      | Y2 MTL1<br>7 0.09<br>0        | MTL2<br>0.09<br>0.78<br>ang | UNITS<br>ohms/sq<br>ohms<br>strom |
| PROCESS PARAMETERS<br>Sheet Resistance<br>Contact Resistance                         | MTL3<br>0.05<br>0.78                             | N\PLY<br>824                  | N_WELL<br>815                   | UNITS<br>ohms/sq<br>ohms      |                             |                                   |

COMMENTS: N\POLY is N-well under polysilicon.

| CAPACITANCE PARAMETERS | N+ACTV | P+ACTV | POLY | POLY2 | M1 | M2 | М3 | N_WELL | UNITS   |
|------------------------|--------|--------|------|-------|----|----|----|--------|---------|
| Area (substrate)       | 429    | 721    | 82   |       | 32 | 17 | 10 | 40     | aF/um^2 |
| Area (N+active)        |        |        | 2401 |       | 36 | 16 | 12 |        | aF/um^2 |
| Area (P+active)        |        |        | 2308 |       |    |    |    |        | aF/um^2 |
| Area (poly)            |        |        |      | 864   | 61 | 17 | 9  |        | aF/um^2 |
| Area (poly2)           |        |        |      |       | 53 |    |    |        | aF/um^2 |
| Area (metall)          |        |        |      |       |    | 34 | 13 |        | aF/um^2 |
| Area (metal2)          |        |        |      |       |    |    | 32 |        | aF/um^2 |
| Fringe (substrate)     | 311    | 256    |      |       | 74 | 58 | 39 |        | aF/um   |
| Fringe (poly)          |        |        |      |       | 53 | 40 | 28 |        | aF/um   |
| Fringe (metall)        |        |        |      |       |    | 55 | 32 |        | aF/um   |
| Fringe (metal2)        |        |        |      |       |    |    | 48 |        | aF/um   |
| Overlap (N+active)     |        |        | 206  |       |    |    |    |        | aF/um   |
| Overlap (P+active)     |        |        | 278  |       |    |    |    |        | aF/um   |